Created by | |
Created | September 02, 2013 |
Last modified | September 02, 2013 |
Tags | jfet-as-resistor tremolo vca vcr |
Simple Tremolo circuit using an N channel JFET as a voltage controlled resistor.
Simple Tremolo circuit using an N channel JFET as a voltage controlled resistor.
Reduced signal distortion version of:
https://www.circuitlab.com/circuit/a6hr4e/tremolo-03/
Split gate bias resistors reduces signal distortion:
http://www.vishay.com/docs/70598/70598.pdf
https://www.circuitlab.com/circuit/y86grn/voltage-controlled-attenuators-using-jfets-01/
Note that gate bias voltage is with respect to vcc.
Simulate > Time Domain > Run Time-Domain Simulation
No comments yet. Be the first!
Please sign in or create an account to comment.
Only the circuit's creator can access stored revision history.